Floorplet: Performance-aware Floorplan Framework for Chiplet Integration

08/03/2023
by   Shixin Chen, et al.
0

A chiplet is an integrated circuit that encompasses a well-defined subset of an overall system's functionality. In contrast to traditional monolithic system-on-chips (SoCs), chiplet-based architecture can reduce costs and increase reusability, representing a promising avenue for continuing Moore's Law. Despite the advantages of multi-chiplet architectures, floorplan design in a chiplet-based architecture has received limited attention. Conflicts between cost and performance necessitate a trade-off in chiplet floorplan design since additional latency introduced by advanced packaging can decrease performance. Consequently, balancing power, performance, cost, area, and reliability is of paramount importance. To address this challenge, we propose Floorplet, a framework comprising simulation tools for performance reporting and comprehensive models for cost and reliability optimization. Our framework employs the open-source Gem5 simulator to establish the relationship between performance and floorplan for the first time, guiding the floorplan optimization of multi-chiplet architecture. The experimental results show that our framework decreases inter-chiplet communication costs by 24.81

READ FULL TEXT

page 1

page 4

page 5

page 6

page 8

research
06/21/2016

Reliability-Aware Overlay Architectures for FPGAs: Features and Design Challenges

The FPGA overlay architectures have been mainly proposed to improve desi...
research
04/18/2023

IMAC-Sim: A Circuit-level Simulator For In-Memory Analog Computing Architectures

With the increased attention to memristive-based in-memory analog comput...
research
10/02/2022

A Python Framework for SPICE Circuit Simulation of In-Memory Analog Computing Circuits

With the increased attention to memristive-based in-memory analog comput...
research
12/11/2019

Ratatoskr: An open-source framework for in-depth power, performance and area analysis in 3D NoCs

We introduce ratatoskr, an open-source framework for in-depth power, per...
research
09/23/2022

Analysis of Fault Tolerant Multi-stage Switch Architecture for TSN

We conducted the feasibility analysis of utilizing a highly available mu...
research
05/21/2020

Stack up your chips: Betting on 3D integration to augment Moore's Law scaling

3D integration, i.e., stacking of integrated circuit layers using parall...
research
11/21/2017

A Unified Framework for Wide Area Measurement System Planning

Wide area measurement system (WAMS) is one of the essential components i...

Please sign up or login with your details

Forgot password? Click here to reset