Test Generation and Scheduling for a Hybrid BIST Considering Test Time and Power Constraint

11/22/2017
by   Elaheh Sadredini, et al.
0

This paper presents a novel approach for test generation and test scheduling for multi-clock domain SoCs. A concurrent hybrid BIST architecture is proposed for testing cores. Furthermore, a heuristic for selecting cores to be tested concurrently and order of applying test patterns is proposed. Experimental results show that the proposed heuristics give us an optimized method for multi clock domain SoC testing in comparison with the previous works.

READ FULL TEXT

page 1

page 2

page 3

page 4

research
08/09/2022

Rapid design space exploration of multi-clock domain MPSoCs with hybrid prototyping

This paper presents novel techniques of using hybrid prototyping for ear...
research
11/22/2017

An Improved Scheme for Pre-computed Patterns in Core-based SoC Architecture

By advances in technology, integrated circuits have come to include more...
research
11/22/2017

BILBO-friendly Hybrid BIST Architecture with Asymmetric Polynomial Reseeding

By advances in technology, integrated circuits have come to include more...
research
01/28/2022

Testable Array Multipliers for a Better Utilization of C-Testability and Bijectivity

This paper presents a design for test (DFT)architecture for fast and sca...
research
08/28/2023

Edge Generation Scheduling for DAG Tasks using Deep Reinforcement Learning

Directed acyclic graph (DAG) tasks are currently adopted in the real-tim...
research
09/10/2021

Analytical Process Scheduling Optimization for Heterogeneous Multi-core Systems

In this paper, we propose the first optimum process scheduling algorithm...
research
03/28/2016

Hybrid Ant Colony Optimization in solving Multi-Skill Resource-Constrained Project Scheduling Problem

In this paper Hybrid Ant Colony Optimization (HAntCO) approach in solvin...

Please sign up or login with your details

Forgot password? Click here to reset