Static Timing Model Extraction for Combinational Circuits

05/07/2017
by   Bing Li, et al.
0

For large circuits, static timing analysis (STA) needs to be performed in a hierarchical manner to achieve higher performance in arrival time propagation. In hierarchical STA, efficient and accurate timing models of sub-modules need to be created. We propose a timing model extraction method that significantly reduces the size of timing models without losing any accuracy by removing redundant timing information. Circuit components which do not contribute to the delay of any input to output pair are removed. The proposed method is deterministic. Compared to the original models, the numbers of edges and vertices of the resulting timing models are reduced by 84 respectively, which are significantly more than the results achieved by other methods.

READ FULL TEXT

page 1

page 2

page 3

page 4

research
05/14/2017

On Hierarchical Statistical Static Timing Analysis

Statistical static timing analysis deals with the increasing variations ...
research
05/14/2017

Timing Model Extraction for Sequential Circuits Considering Process Variations

As semiconductor devices continue to scale down, process vari- ations be...
research
05/14/2017

On Timing Model Extraction and Hierarchical Statistical Timing Analysis

In this paper, we investigate the challenges to apply Statistical Static...
research
03/15/2022

Automated Design Approximation to Overcome Circuit Aging

Transistor aging phenomena manifest themselves as degradations in the ma...
research
11/04/2017

Timing Aware Dummy Metal Fill Methodology

In this paper, we analyzed parasitic coupling capacitance coming from du...
research
03/31/2020

Efficient Machine Learning Approach for Optimizing the Timing Resolution of a High Purity Germanium Detector

We describe here an efficient machine-learning based approach for the op...
research
05/14/2017

PieceTimer: A Holistic Timing Analysis Framework Considering Setup/Hold Time Interdependency Using A Piecewise Model

In static timing analysis, clock-to-q delays of flip-flops are considere...

Please sign up or login with your details

Forgot password? Click here to reset