Skybridge: 3-D Integrated Circuit Technology Alternative to CMOS

04/02/2014
by   Mostafizur Rahman, et al.
0

Continuous scaling of CMOS has been the major catalyst in miniaturization of integrated circuits (ICs) and crucial for global socio-economic progress. However, scaling to sub-20nm technologies is proving to be challenging as MOSFETs are reaching their fundamental limits and interconnection bottleneck is dominating IC operational power and performance. Migrating to 3-D, as a way to advance scaling, has eluded us due to inherent customization and manufacturing requirements in CMOS that are incompatible with 3-D organization. Partial attempts with die-die and layer-layer stacking have their own limitations. We propose a 3-D IC fabric technology, Skybridge[TM], which offers paradigm shift in technology scaling as well as design. We co-architect Skybridge's core aspects, from device to circuit style, connectivity, thermal management, and manufacturing pathway in a 3-D fabric-centric manner, building on a uniform 3-D template. Our extensive bottom-up simulations, accounting for detailed material system structures, manufacturing process, device, and circuit parasitics, carried through for several designs including a designed microprocessor, reveal a 30-60x density, 3.5x performance per watt benefits, and 10X reduction in interconnect lengths vs. scaled 16-nm CMOS. Fabric-level heat extraction features are shown to successfully manage IC thermal profiles in 3-D. Skybridge can provide continuous scaling of integrated circuits beyond CMOS in the 21st century.

READ FULL TEXT

page 2

page 9

page 32

page 40

page 42

page 47

page 48

page 50

research
05/31/2015

Manufacturing Pathway and Experimental Demonstration for Nanoscale Fine-Grained 3-D Integrated Circuit Fabric

At sub-20nm technologies CMOS scaling faces severe challenges primarily ...
research
09/06/2017

Cost Modeling and Projection for Stacked Nanowire Fabric

To continue scaling beyond 2-D CMOS with 3-D integration, any new 3-D IC...
research
05/21/2020

Stack up your chips: Betting on 3D integration to augment Moore's Law scaling

3D integration, i.e., stacking of integrated circuit layers using parall...
research
06/15/2023

Towards Sustainable Computing: Assessing the Carbon Footprint of Heterogeneous Systems

Decades of progress in energy-efficient and low-power design have succes...
research
12/11/2017

Cross-Layer Optimization for Power-Efficient and Robust Digital Circuits and Systems

With the increasing digital services demand, performance and power-effic...
research
06/01/2021

Robust design optimisation of continuous flow polymerase chain reaction thermal flow systems

This paper presents an efficient methodology for the robust optimisation...
research
03/11/2021

Quantifying the Efficacy of Logic Locking Methods

The outsourced manufacturing of integrated circuits has increased the ri...

Please sign up or login with your details

Forgot password? Click here to reset