Reliability-Aware Overlay Architectures for FPGAs: Features and Design Challenges

06/21/2016
by   Mihalis Psarakis, et al.
0

The FPGA overlay architectures have been mainly proposed to improve design productivity, circuit portability and system debugging. In this paper, we address the use of overlay architectures for building fault tolerant SRAM-based FPGA systems and discuss the main features and design challenges of a reliability-aware overlay architecture.

READ FULL TEXT

page 1

page 2

page 3

research
10/08/2022

Reliability of fault-tolerant system architectures for automated driving systems

Automated driving functions at high levels of autonomy operate without d...
research
08/03/2023

Floorplet: Performance-aware Floorplan Framework for Chiplet Integration

A chiplet is an integrated circuit that encompasses a well-defined subse...
research
06/21/2016

An Area-Efficient FPGA Overlay using DSP Block based Time-multiplexed Functional Units

Coarse grained overlay architectures improve FPGA design productivity by...
research
06/21/2016

Enabling Effective FPGA Debug using Overlays: Opportunities and Challenges

FPGAs are going mainstream. Major companies that were not traditionally ...
research
05/04/2020

Electromigration-Aware Architecture for Modern Microprocessors

Reliability is a fundamental requirement in any microprocessor to guaran...
research
09/08/2020

Asymmetric Aging Effect on Modern Microprocessors

Reliability is a crucial requirement in any modern microprocessor to ass...
research
07/30/2018

Delay Monitor Circuit for Sensitive Nodes in SRAM-Based FPGA

This paper presents a novel monitor circuit architecture and experiments...

Please sign up or login with your details

Forgot password? Click here to reset