Performance Limit and Code Design for Resistive Random-Access Memory Channels

05/06/2020
by   Guanghui Song, et al.
0

Resistive random-access memory (ReRAM) is a promising candidate for the next generation non-volatile memory technology due to its simple read-write operation and high storage density. However, its crossbar array structure causes a server interference effect known as the "sneak path." In this paper, we address the sneak-path problem based on communication theory and coding theory, and design error correction codes (ECCs) that can combat both the sneak-path interference and the channel noise. The main challenge of the code design for an ReRAM channel is that the channel is highly data-dependent and correlated, and hence the conventional error correction coding scheme will not be effective. We propose a distributed data storage strategy, which assigns a codeword to multiple independent arrays, and exploit a real-time channel estimation mechanism to investigate the instant channel status of the ReRAM channel. Since the coded bits from different arrays experience independent channels, a "diversity" gain can be obtained during decoding, and when the codeword is adequately distributed, the code actually performs the same as that over an uncorrelated and data-independent channel. By applying decoding based on the scheme of treating-interference-as-noise (TIN), the ReRAM channel is equivalent to a block-varying channel, for which we propose both the capacity limit and code design. The proposed code design is based on the state-of-the-art sparse-graph coding and decoding theories, which enables the ReRAM system to achieve the maximum storage efficiency with a gap of less than 0.1 bit/cell from the capacity limit of the ReRAM channel.

READ FULL TEXT

page 3

page 5

page 6

page 7

page 8

page 9

page 10

page 11

research
05/06/2020

Performance Limit and Coding Schemes for Resistive Random-Access Memory Channels

Resistive random-access memory (ReRAM) is a promising candidate for the ...
research
01/24/2021

Near-Optimal Detection for Both Data and Sneak-Path Interference in Resistive Memories with Random Cell Selector Failures

Resistive random-access memory is one of the most promising candidates f...
research
12/16/2021

Protograph-based Bit-Interleaved Coded Modulation: A Promising Bandwidth-Efficient Design Paradigm

As an established bandwidth-efficient coded modulation technique, bit-in...
research
01/27/2020

Achieving Multi-Port Memory Performance on Single-Port Memory with Coding Techniques

Many performance critical systems today must rely on performance enhance...
research
07/17/2023

DeepMem: ML Models as storage channels and their (mis-)applications

Machine learning (ML) models are overparameterized to support generality...
research
01/30/2018

Analytical modeling and analysis of interleaving on correlated wireless channels

Interleaving is a mechanism universally used in wireless access technolo...
research
07/09/2019

Deep Learning-Aided Dynamic Read Thresholds Design For Multi-Level-Cell Flash Memories

The practical NAND flash memory suffers from various non-stationary nois...

Please sign up or login with your details

Forgot password? Click here to reset