Leveraging Layout-based Effects for Locking Analog ICs

09/05/2022
by   Muayad J. Aljafar, et al.
0

While various obfuscation methods exist in the digital domain, techniques for protecting Intellectual Property (IP) in the analog domain are mostly overlooked. Understandably, analog components have a small footprint as most of the surface of an Integrated Circuit (IC) is digital. Yet, since they are challenging to design and tune, they constitute a valuable IP that ought to be protected. This paper is the first to show a method to secure analog IP by exploiting layout-based effects that are typically seen as undesirable detractors in IC design. Specifically, we make use of the effects of Length of Oxide Diffusion and Well Proximity Effect on transistors for tuning the devices' critical parameters (e.g., gm and Vth). Such parameters are hidden behind key inputs, akin to the logic locking approach for digital ICs. The proposed technique is applied for locking an Operational Transconductance Amplifier. In order to showcase the robustness of the achieved obfuscation, the case studied circuit is simulated for a large number of key sets, i.e., >50K and >300K, and the results show a wide range of degradation in open-loop gain (up to 130dB), phase margin (up to 50 deg), 3dB bandwidth (approx. 2.5MHz), and power (approx. 1mW) of the locked circuit when incorrect keys are applied. Our results show the benefit of the technique and the incurred overheads. We also justify the non-effectiveness of reverse engineering efforts for attacking the proposed approach. More importantly, our technique employs only regular transistors and requires neither changes to the IC fabrication process nor any foundry-level coordination or trust.

READ FULL TEXT
research
03/31/2020

Attack of the Genes: Finding Keys and Parameters of Locked Analog ICs Using Genetic Algorithm

Hardware intellectual property (IP) theft is a major issue in today's gl...
research
01/04/2020

DLockout: A Design Lockout Technique for Key Obfuscated RTL IP Designs

Intellectual Property (IP) infringement including piracy and over produc...
research
05/13/2021

High-level Intellectual Property Obfuscation via Decoy Constants

This paper presents a high-level circuit obfuscation technique to preven...
research
11/16/2020

Analog Circuit Design with Dyna-Style Reinforcement Learning

In this work, we present a learning based approach to analog circuit des...
research
09/17/2015

A balanced rail-to-rail all digital comparator using only standard cells

An all-digital comparator with full input range is presented. It outperf...
research
11/08/2019

Electric Analog Circuit Design with Hypernetworks and a Differential Simulator

The manual design of analog circuits is a tedious task of parameter tuni...
research
12/15/2021

TAFA: Design Automation of Analog Mixed-Signal FIR Filters Using Time Approximation Architecture

A digital finite impulse response (FIR) filter design is fully synthesiz...

Please sign up or login with your details

Forgot password? Click here to reset