Improvement in Retention Time of Capacitorless DRAM with Access Transistor

10/09/2019
by   Md. Hasan Raza Ansari, et al.
0

In this paper, we propose a Junctionless (JL)/Accumulation Mode (AM) transistor with an access transistor (JL in series with JL/AM transistor) based capacitorless Dynamic Random Access Memory (1TDRAM) cell. The JL transistor overcomes the problem of ultrasharp p-n junction associated with conventional Metal-Oxide-Semiconductor (MOS) in nanoscale regime. The access transistor (AT) is utilized to reduces the leakage, and thus, improves the Retention Time (RT) and Sense Margin (SM) of the proposed capacitorless DRAM cell. Thus, the proposed DRAM cell achieved a maximum SM of  4.6 μA/μm with RT of  6.5 s for a gate length (Lg) of 100nm. Further, this topology shows better gate length scalability with a fixed gate length of AT and achieves RT of  100 ms and  10 ms for a scaled gate length of 10 nm at 27 C and 85 C, respectively.

READ FULL TEXT

page 1

page 2

research
08/26/2020

Mitigating the Latency-Area Tradeoffs for DRAM Design with Coarse-Grained Monolithic 3D (M3D) Integration

Over the years, the DRAM latency has not scaled proportionally with its ...
research
05/26/2020

CLR-DRAM: A Low-Cost DRAM Architecture Enabling Dynamic Capacity-Latency Trade-Off

DRAM is the prevalent main memory technology, but its long access latenc...
research
06/28/2023

Retrospective: RAIDR: Retention-Aware Intelligent DRAM Refresh

Dynamic Random Access Memory (DRAM) is the prevalent memory technology u...
research
12/24/2021

Self-Gated Memory Recurrent Network for Efficient Scalable HDR Deghosting

We propose a novel recurrent network-based HDR deghosting method for fus...
research
11/30/2022

ALARM: Active LeArning of Rowhammer Mitigations

Rowhammer is a serious security problem of contemporary dynamic random-a...
research
11/08/2019

Towards the Avoidance of Counterfeit Memory: Identifying the DRAM Origin

Due to the globalization in the semiconductor supply chain, counterfeit ...
research
01/03/2020

TrappeD: DRAM Trojan Designs for Information Leakage and Fault Injection Attacks

In this paper, we investigate the advanced circuit features such as word...

Please sign up or login with your details

Forgot password? Click here to reset