Implementation of FGPA based Channel Sounder for Large scale antenna systems using RFNoC on USRP Platform

01/12/2022
by   Bhargav Gokalgandhi, et al.
0

This paper concentrates on building a multi-antenna FPGA based Channel Sounder with single transmitter and multiple receivers to realize wireless propagation characteristics of an indoor environment. A DSSS signal (spread with a real maximum length PN sequence) is transmitted, which is correlated with the same PN sequence at each receiver to obtain the power delay profile . Multiple power delay profiles are averaged and the result is then sent to host. To utilize high bandwidth, the computationally expensive tasks related to generation and parallel correlation of PN sequences are moved to the FPGA present in each USRP (Universal Software Radio Peripheral). Channel sounder blocks were built using Vivado HLS and integrated with RFNoC (RF Network on Chip) framework, which were then used on USRP X310 devices.

READ FULL TEXT

page 2

page 3

page 4

page 5

research
12/13/2018

Measured Channel Hardening in an Indoor Multiband Scenario

A study of channel hardening in a large-scale antenna system has been ca...
research
07/10/2021

Computer Vision-assisted Single-antenna and Single-anchor RSSI Localization Harnessing Dynamic Blockage Events

This paper demonstrates the feasibility of single-antenna and single-RF ...
research
04/30/2022

Channel Measurement, Characterization and Modeling for Terahertz Indoor Communications Above 200 GHz

Terahertz (THz) communications are envisioned as a promising technology ...
research
03/22/2018

A Study of Delay Drifts on Massive MIMO Wideband Channel Models

In this paper, we study the effects of the variations of the propagation...
research
05/07/2020

Demo: A Unified Platform of Free-Space Optics for High-Quality Video Transmission

In this paper, we investigate video signal transmission through an FPGA-...
research
03/18/2022

DEFORM: A Practical, Universal Deep Beamforming System

We introduce, design, and evaluate a set of universal receiver beamformi...
research
09/15/2016

FPGA Implementation of High Speed Reconfigurable Filter Bank for Multi-standard Wireless Communication Receivers

In next generation wireless communication system, wireless transceivers ...

Please sign up or login with your details

Forgot password? Click here to reset