Hierarchical Temporal Memory using Memristor Networks: A Survey

05/08/2018
by   Olga Krestinskaya, et al.
0

This paper presents a survey of the currently available hardware designs for implementation of the human cortex inspired algorithm, Hierarchical Temporal Memory (HTM). In this review, we focus on the state of the art advances of memristive HTM implementation and related HTM applications. With the advent of edge computing, HTM can be a potential algorithm to implement on-chip near sensor data processing. The comparison of analog memristive circuit implementations with the digital and mixed-signal solutions are provided. The advantages of memristive HTM over digital implementations against performance metrics such as processing speed, reduced on-chip area and power dissipation are discussed. The limitations and open problems concerning the memristive HTM, such as the design scalability, sneak currents, leakage, parasitic effects, lack of the analog learning circuits implementations and unreliability of the memristive devices integrated with CMOS circuits are also discussed.

READ FULL TEXT
research
06/23/2021

Prospects for Analog Circuits in Deep Networks

Operations typically used in machine learning al-gorithms (e.g. adds and...
research
06/23/2016

Precise deep neural network computation on imprecise low-power analog hardware

There is an urgent need for compact, fast, and power-efficient hardware ...
research
07/15/2020

A Survey of Aging Monitors and Reconfiguration Techniques

CMOS technology scaling makes aging effects an important concern for the...
research
02/10/2022

CMOS Circuits for Shape-Based Analog Machine Learning

While analog computing is attractive for implementing machine learning (...
research
07/01/2019

On-chip learning in a conventional silicon MOSFET based Analog Hardware Neural Network

On-chip learning in a crossbar array based analog hardware Neural Networ...
research
10/11/2019

Scalability of TTool's AMS extensions: a case study

Embedded cyber-physical systems (CPS) are commonly built upon heterogene...
research
09/13/2021

Closed-Loop Neural Prostheses with On-Chip Intelligence: A Review and A Low-Latency Machine Learning Model for Brain State Detection

The application of closed-loop approaches in systems neuroscience and th...

Please sign up or login with your details

Forgot password? Click here to reset