FPGA Impementation of Erasure-Only Reed Solomon Decoders for Hybrid-ARQ Systems

03/30/2016
by   Cansu Sen, et al.
0

This paper presents the usage of the Reed Solomon Codes as the Forward Error Correction (FEC) unit of the Hybrid Automatic Repeat Request (ARQ) methods. Parametric and flexible FPGA implementation details of such Erasure-Only RS decoders with high symbol lengths (e.g. GF(2^32)) have been presented. The design is based on the GF(2m) multiplier logic core operating at a single clock cycle, where the resource utilization and throughput are both directly proportional to the number of these cores. For a fixed implementation, the throughput inversely decreases with the number of erasures to be corrected. Implementation in Zynq7020 SoC device of an example GF(2^32)-RS Decoder capable of correcting 64-erasures with a single multiplier resulted in 1641-LUTs and 188-FFs achieving 15Mbps, whereas the design with 8 multipliers resulted in 6128-LUTs and 628-FFs achieving 100Mbps.

READ FULL TEXT
research
02/15/2022

An Automated FPGA-based Framework for Rapid Prototyping of Nonbinary LDPC Codes

Nonbinary LDPC codes have shown superior performance close to the Shanno...
research
09/17/2018

Design and Implementation of High-throughput PCIe with DMA Architecture between FPGA and PowerPC

We designed and implemented a direct memory access (DMA) architecture of...
research
11/19/2020

Hardware Implementation of Fano Decoder for PAC Codes

This paper proposes a hardware implementation architecture for Fano deco...
research
01/20/2023

Scalable Quantum Error Correction for Surface Codes using FPGA

A fault-tolerant quantum computer must decode and correct errors faster ...
research
12/01/2020

Hardware Implementation of Iterative Projection-Aggregation Decoding of Reed-Muller Codes

In this work, we present a simplification and a corresponding hardware a...
research
09/10/2019

Optimal Reference Signal Design for Phase Noise Compensation in Multi-carrier Massive MIMO Systems

Millimeter-wave and Terahertz frequencies, while promising high throughp...
research
08/09/2022

Rapid design space exploration of multi-clock domain MPSoCs with hybrid prototyping

This paper presents novel techniques of using hybrid prototyping for ear...

Please sign up or login with your details

Forgot password? Click here to reset