Epiphany-V: A 1024 processor 64-bit RISC System-On-Chip

10/06/2016
by   Andreas Olofsson, et al.
0

This paper describes the design of a 1024-core processor chip in 16nm FinFet technology. The chip ("Epiphany-V") contains an array of 1024 64-bit RISC processors, 64MB of on-chip SRAM, three 136-bit wide mesh Networks-On-Chip, and 1024 programmable IO pins. The chip has taped out and is being manufactured by TSMC. This research was developed with funding from the Defense Advanced Research Projects Agency (DARPA). The views, opinions and/or findings expressed are those of the author and should not be interpreted as representing the official views or policies of the Department of Defense or the U.S. Government.

READ FULL TEXT

page 2

page 3

page 8

page 9

page 10

research
04/16/2018

BinarEye: An Always-On Energy-Accuracy-Scalable Binary CNN Processor With All Memory On Chip in 28nm CMOS

This paper introduces BinarEye: a digital processor for always-on Binary...
research
09/16/2020

Enabling Virtual Memory Research on RISC-V with a Configurable TLB Hierarchy for the Rocket Chip Generator

The Rocket Chip Generator uses a collection of parameterized processor c...
research
08/02/2018

The BaseJump Manycore Accelerator Network

The BaseJump Manycore Accelerator-Network is an open source mesh-based O...
research
06/06/2023

A Reference-less Slope Detection Technique in 65nm for Robust Sensing of 1T1R Arrays

Spin-Torque-Transfer RAM (STTRAM) is a promising technology however proc...
research
09/21/2022

Real-Time Guarantees in Routerless Networks-on-Chip

This paper considers the use of routerless networks-on-chip as an altern...
research
01/13/2020

CHIPKIT: An agile, reusable open-source framework for rapid test chip development

The current trend for domain-specific architectures (DSAs) has led to re...

Please sign up or login with your details

Forgot password? Click here to reset