DMR-based Technique for Fault Tolerant AES S-box Architecture

09/11/2020
by   Mahdi Taheri, et al.
0

This paper presents a high-throughput fault-resilient hardware implementation of AES S-box, called HFS-box. If a transient natural or even malicious fault in each pipeline stage is detected, the corresponding error signal becomes high and as a result, the control unit holds the output of our proposed DMR voter till the fault effect disappears. The proposed low-cost HFS-box provides a high capability of fault-tolerant against transient faults with any duration by putting low area overhead, i.e. 137 11.3

READ FULL TEXT

page 1

page 2

page 3

page 4

research
03/21/2020

A low-overhead soft-hard fault-tolerant architecture, design and management scheme for reliable high-performance many-core 3D-NoC systems

The Network-on-Chip (NoC) paradigm has been proposed as a favorable solu...
research
04/04/2022

FT-EALU: Fault Tolerant Arithmetic and Logic Unit for Critical Embedded and Real time Systems

In this paper, a fault-tolerant approach to mitigate transient and perma...
research
01/24/2022

Crowd tracking and monitoring middleware via Map-Reduce

This paper presents the design, implementation, and operation of a novel...
research
07/25/2018

Skew Adjustment Factors for Fragilities of California Box-Girder Bridges Subjected to Near-Fault and Far-Field Ground Motions

Past reconnaissance studies revealed that bridges close to active faults...
research
12/04/2018

Repairability Enhancement of Scalable Systems with Locally Shared Spares

Future systems based on nano-scale devices will provide great potentials...
research
08/19/2021

Quad-cone-rotor: A Novel Tilt Quadrotor with Severe-fault-tolerant Ability

Conventional quadrotors received great attention in trajectory design an...
research
04/05/2022

Fault-Tolerant Deep Learning: A Hierarchical Perspective

With the rapid advancements of deep learning in the past decade, it can ...

Please sign up or login with your details

Forgot password? Click here to reset