Data-Dependent Clock Gating approach for Low Power Sequential System

05/25/2018
by   Dhiraj Sarkar, et al.
0

Power dissipation in the sequential systems of modern CPU integrated chips (CPU-IC viz., Silicon Chip) is in discussion since the last decade. Researchers have been cultivating many low power design methods to choose the best potential candidate for reducing both static and dynamic power of a chip. Though, clock gating (CG) has been an accepted technique to control dynamic power dissipation, question still loiters on its credibility to handle the static power of the system. Therefore in this paper, we have revisited the popular CG schemes and found out some scope of improvisation to support the simultaneous reduction of static and dynamic power dissipation. Our proposed CG is simulated for 90nm CMOS using Cadence Virtuoso and has been tested on a conventional Master-Slave Flip-flop at 5GHz clock with a power supply of 1.1Volt. This assignment clearly depicts its supremacy in terms of power and timing metrics in comparison to the implementation of existing CG schemes.

READ FULL TEXT

page 1

page 2

page 3

page 4

research
05/06/2018

LECTOR Based Clock Gating for Low Power Multi-Stage Flip Flop Applications

Power dissipation in integrated circuits is one of the major concerns to...
research
07/15/2020

A 0.5GHz 0.35mW LDO-Powered Constant-Slope Phase Interpolator with 0.22% INL

Clock generators are an essential and critical building block of any com...
research
12/14/2016

A 700uW 1GS/s 4-bit Folding-Flash ADC in 65nm CMOS for Wideband Wireless Communications

We present the design of a low-power 4-bit 1GS/s folding-flash ADC with ...
research
02/16/2020

Enabling Low-Power OFDM for IoT by Exploiting Asymmetric Clock Rates

The conventional high-speed Wi-Fi has recently become a contender for lo...
research
08/16/2018

Jitter-compensated VHT and its application to WSN clock synchronization

Accurate and energy-efficient clock synchronization is an enabler for ma...
research
04/25/2023

Low-Power Data Streaming in Systolic Arrays with Bus-Invert Coding and Zero-Value Clock Gating

Systolic Array (SA) architectures are well suited for accelerating matri...

Please sign up or login with your details

Forgot password? Click here to reset