Automated Design Approximation to Overcome Circuit Aging

03/15/2022
by   Konstantinos Balaskas, et al.
0

Transistor aging phenomena manifest themselves as degradations in the main electrical characteristics of transistors. Over time, they result in a significant increase of cell propagation delay, leading to errors due to timing violations, since the operating frequency becomes unsustainable as the circuit ages. Conventional techniques employ timing guardbands to mitigate aging-induced delay increase, which leads to considerable performance losses from the beginning of the circuit's lifetime. Leveraging the inherent error resilience of a vast number of application domains, approximate computing was recently introduced as an aging mitigation mechanism. In this work, we present the first automated framework for generating aging-aware approximate circuits. Our framework, by applying directed gate-level netlist approximation, induces a small functional error and recovers the delay degradation due to aging. As a result, our optimized circuits eliminate aging-induced timing errors. Experimental evaluation over a variety of arithmetic circuits and image processing benchmarks demonstrates that for an average error of merely 5×10^-3, our framework completely eliminates aging-induced timing guardbands. Compared to the respective baseline circuits without timing guardbands (i.e., iso-performance evaluation), the error of the circuits generated by our framework is 1208x smaller.

READ FULL TEXT

page 1

page 7

page 12

research
03/08/2021

Reliability-Aware Quantization for Anti-Aging NPUs

Transistor aging is one of the major concerns that challenges designers ...
research
04/06/2020

Hardware Trojan Detection Using Controlled Circuit Aging

This paper reports a novel approach that uses transistor aging in an int...
research
05/07/2017

Static Timing Model Extraction for Combinational Circuits

For large circuits, static timing analysis (STA) needs to be performed i...
research
03/24/2023

On the Susceptibility of QDI Circuits to Transient Faults

By design, quasi delay-insensitive (QDI) circuits exhibit higher resilie...
research
06/25/2021

Gain and Pain of a Reliable Delay Model

State-of-the-art digital circuit design tools almost exclusively rely on...
research
05/06/2022

Optimization of BDD-based Approximation Error Metrics Calculations

Software methods introduced for automated design of approximate implemen...
research
08/04/2022

GNN4REL: Graph Neural Networks for Predicting Circuit Reliability Degradation

Process variations and device aging impose profound challenges for circu...

Please sign up or login with your details

Forgot password? Click here to reset