Area, Delay, and Energy-Efficient Full Dadda Multiplier

07/11/2023
by   Muteen Munawar, et al.
0

The Dadda algorithm is a parallel structured multiplier, which is quite faster as compared to array multipliers, i.e., Booth, Braun, Baugh-Wooley, etc. However, it consumes more power and needs a larger number of gates for hardware implementation. In this paper, a modified-Dadda algorithm-based multiplier is designed using a proposed half-adder-based carry-select adder with a binary to excess-1 converter and an improved ripple-carry adder (RCA). The proposed design is simulated in different technologies, i.e., Taiwan Semiconductor Manufacturing Company (TSMC) 50nm, 90nm, and 120nm, and on different GHz frequencies, i.e., 0.5, 1, 2, and 3.33GHz. Specifically, the 4-bit circuit of the proposed design in TSMCs 50nm technology consumes 25uW of power at 3.33GHz with 76ps of delay. The simulation results reveal that the design is faster, more power-energy-efficient, and requires a smaller number of transistors for implementation as compared to some closely related works. The proposed design can be a promising candidate for low-power and low-cost digital controllers. In the end, the design has been compared with recent relevant works in the literature.

READ FULL TEXT

page 1

page 2

page 3

page 4

research
03/10/2016

Design and Implementation of an Improved Carry Increment Adder

A complex digital circuit comprises of adder as a basic unit. The perfor...
research
03/22/2019

Speed and Energy Optimised Quasi-Delay-Insensitive Block Carry Lookahead Adder

We present a new asynchronous quasi-delay-insensitive (QDI) block carry ...
research
03/27/2022

A Memristive Based Design of a Core Digital Circuit for Elliptic Curve Cryptography

The new emerging non-volatile memory (NVM) devices known as memristors c...
research
04/27/2017

An Efficient Reconfigurable FIR Digital Filter Using Modified Distribute Arithmetic Technique

This paper provides modified Distributed Arithmetic based technique to c...
research
11/20/2015

WLAN Specific IoT Enable Power Efficient RAM Design on 40nm FPGA

Increasing the speed of computer is one of the important aspects of the ...
research
06/03/2022

Comprehensive Survey of Ternary Full Adders: Statistics, Corrections, and Assessments

The history of ternary adders goes back to more than six decades ago. Si...
research
06/17/2016

Design of Synchronous Section-Carry Based Carry Lookahead Adders with Improved Figure of Merit

The section-carry based carry lookahead adder (SCBCLA) architecture was ...

Please sign up or login with your details

Forgot password? Click here to reset