ALEGO: Towards Cost-Aware Architecture and Integration Co-Design for Chiplet-based Spatial Accelerators

02/22/2023
by   Xiaochen Hao, et al.
0

Advanced packaging offers a new design paradigm in the post-Moore era, where many smaller chiplets could be assembled into a large system to achieve extreme scalability and cost reduction. Recently proposed chiplet-based DNN accelerators demonstrate its effectiveness but fail to explore the tradeoffs between PPA and the fabrication cost. Specifically, we should explore both the architectural design space for individual chiplets and different integration options to assemble these chiplets. More advanced (and costly) packaging technology can enhance connectivity, but may meanwhile reduce the budget on chiplets. In this paper, we propose ALEGO, an architecture-and-integration co-design approach for chiplet-based spatial accelerators. Based on a heterogeneous integration paradigm, ALEGO can optimize each chiplet design for different workloads to achieve better efficiency. The co-design is enabled by using uniform architecture and integration encoding and a systematic design space exploration flow. We develop an architecture modeling framework and an ML-based approach to optimize the design parameters. Experiments demonstrate that ALEGO achieves 24 respectively compared with the best of separate architecture or integration optimization.

READ FULL TEXT

page 1

page 2

page 3

page 4

research
06/15/2022

Cost-Aware Exploration for Chiplet-Based Architecture with Advanced Packaging Technologies

The chiplet-based System-in-Package (SiP) technology enables more design...
research
08/28/2020

DNNExplorer: A Framework for Modeling and Exploring a Novel Paradigm of FPGA-based DNN Accelerator

Existing FPGA-based DNN accelerators typically fall into two design para...
research
05/17/2022

QAPPA: Quantization-Aware Power, Performance, and Area Modeling of DNN Accelerators

As the machine learning and systems community strives to achieve higher ...
research
12/23/2020

Architecture, Dataflow and Physical Design Implications of 3D-ICs for DNN-Accelerators

The everlasting demand for higher computing power for deep neural networ...
research
08/11/2023

Code Transpilation for Hardware Accelerators

DSLs and hardware accelerators have proven to be very effective in optim...
research
11/30/2020

HeM3D: Heterogeneous Manycore Architecture Based on Monolithic 3D Vertical Integration

Heterogeneous manycore architectures are the key to efficiently execute ...
research
09/06/2017

Cost Modeling and Projection for Stacked Nanowire Fabric

To continue scaling beyond 2-D CMOS with 3-D integration, any new 3-D IC...

Please sign up or login with your details

Forgot password? Click here to reset