A Novel Hierarchical Circuit LUT Model for SOI Technology for Rapid Prototyping

In this paper, a new look-up table (LUT) method is proposed to reduce the simulation time and the run time memory requirement for large logic and mixed signal simulations. In the proposed method, for the first time, circuit with multiple devices is replaced by one LUT model, called circuit LUT. The replacement results in significant reduction of the run time memory requirement. The replacement also reduces the number of interpolation steps to be performed at every Newton-Raphson iteration during the simulation that results in significant reduction of simulation time. With the proposed method, the simulation speed is improved by two times over the conventional LUT models developed for devices. In addition, 25 requirement is also achieved by the proposed method.

READ FULL TEXT

page 11

page 12

research
11/14/2018

Memory-Efficient Quantum Circuit Simulation by Using Lossy Data Compression

In order to evaluate, validate, and refine the design of new quantum alg...
research
05/22/2021

Machine Learning Regression based Single Event Transient Modeling Method for Circuit-Level Simulation

In this paper, a novel machine learning regression based single event tr...
research
03/31/2023

Fused Depthwise Tiling for Memory Optimization in TinyML Deep Neural Network Inference

Memory optimization for deep neural network (DNN) inference gains high r...
research
04/05/2022

The Extended and Asymmetric Extended Krylov Subspace in Moment-Matching-Based Order Reduction of Large Circuit Models

The rapid growth of circuit complexity has rendered Model Order Reductio...
research
04/10/2017

Application of the Waveform Relaxation Technique to the Co-Simulation of Power Converter Controller and Electrical Circuit Models

In this paper we present the co-simulation of a PID class power converte...
research
07/06/2020

Simulation-Guided Boolean Resubstitution

This paper proposes a new logic optimization paradigm based on circuit s...
research
07/03/2020

Exploiting Extended Krylov Subspace for the Reduction of Regular and Singular Circuit Models

During the past decade, Model Order Reduction (MOR) has become key enabl...

Please sign up or login with your details

Forgot password? Click here to reset