A Compact Gated-Synapse Model for Neuromorphic Circuits

06/29/2020
by   Alexander Jones, et al.
10

This work reports a compact behavioral model for gated-synaptic memory. The model is developed in Verilog-A for easy integration into computer-aided design of neuromorphic circuits using emerging memory. The model encompasses various forms of gated synapses within a single framework and is not restricted to only a single type. The behavioral theory of the model is described in detail along with a full list of the default parameter settings. The model includes parameters such as a device's ideal set time, threshold voltage, general evolution of the conductance with respect to time, decay of the device's state, etc. Finally, the model's validity is shown via extensive simulation and fitting to experimentally reported data on published gated-synapses.

READ FULL TEXT

page 1

page 2

page 3

page 4

research
11/12/2016

Stochastic single flux quantum neuromorphic computing using magnetically tunable Josephson junctions

Single flux quantum (SFQ) circuits form a natural neuromorphic technolog...
research
02/07/2018

Energy-Efficient CMOS Memristive Synapses for Mixed-Signal Neuromorphic System-on-a-Chip

Emerging non-volatile memory (NVM), or memristive, devices promise energ...
research
07/01/2015

Energy-efficient neuromorphic classifiers

Neuromorphic engineering combines the architectural and computational pr...
research
05/05/2021

Dynamic Reliability Management in Neuromorphic Computing

Neuromorphic computing systems uses non-volatile memory (NVM) to impleme...
research
05/10/2022

A High Throughput Generative Vector Autoregression Model for Stochastic Synapses

By imitating the synaptic connectivity and plasticity of the brain, emer...
research
09/20/2023

Limitations in odour recognition and generalisation in a neuromorphic olfactory circuit

Neuromorphic computing is one of the few current approaches that have th...

Please sign up or login with your details

Forgot password? Click here to reset